

SLUSA15B -MARCH 2010-REVISED JUNE 2010

# Voltage Protection for 2-Series, 3-Series, or 4-Series Cell Li-Ion Batteries (Second-Level Protection)

Check for Samples: bq29440, bq2944L0, bq29449, bq2944L9

## FEATURES

- 2-Series, 3-Series, or 4-Series Cell Secondary Protection
- External Capacitor-Controlled Delay Timer
- Low Power Consumption I<sub>CC</sub> < 2 μA Typical [V<sub>CELL</sub>(ALL) < V<sub>PROTECT</sub>]
- High-Accuracy Overvoltage Protection: ±25 mV With T<sub>A</sub> = 0°C to 60°C
- Fixed Overvoltage Protection Thresholds: 4.30 V, 4.35 V
- Small 8L QFN Package

## DESCRIPTION

### APPLICATIONS

- Second-Level Protection in Li-Ion Battery Packs
  - Notebook Computers
  - Power Tools
  - Portable Equipment and Instrumentation

The bq2944x is a secondary overvoltage protection IC for 2-series, 3-series, or 4-series cell lithium-ion battery packs that incorporates a high-accuracy precision overvoltage detection circuit.

#### FUNCTION

The voltage of each cell in a battery pack is compared to an internal reference voltage. If any cells reach an overvoltage condition, the bq2944x device starts a timer that provides a delay proportional to the capacitance on the CD pin. Upon expiration of the internal timer, the OUT pin changes from a low state to a high state. An optional latch configuration is available that holds the OUT pin in a high state indefinitely after an overvoltage condition has satisfied the specified delay timer period. The latch is released when the CD pin is shorted to GND.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

Æλ

## bq29440, bq2944L0 bq29449, bq2944L9

SLUSA15B -MARCH 2010-REVISED JUNE 2010



www.ti.com



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### ORDERING INFORMATION<sup>(1)</sup>

| ТА          | PART NUMBER | OUT PIN         |       |            | PACKAGE | OVP    | ORDERING INFORMATION <sup>(2)</sup>     |                                         |  |
|-------------|-------------|-----------------|-------|------------|---------|--------|-----------------------------------------|-----------------------------------------|--|
|             |             | LATCH<br>OPTION |       | DESIGNATOR | MARKING |        | TAPE AND REEL<br>(LARGE) <sup>(3)</sup> | TAPE AND REEL<br>(SMALL) <sup>(4)</sup> |  |
| -40°C       | BQ29440     | No              | QFN-8 | DRB        | 440     | 4.35 V | BQ29440DRBR                             | BQ29440DRBT                             |  |
| to<br>+85°C | BQ2944L0    | Yes             |       |            | 44L0    | 4.35 V | BQ2944L0DRBR                            | BQ2944L0DRBT                            |  |
| 100 0       | BQ29449     | No              |       |            | 449     | 4.30 V | BQ29449DRBR                             | BQ29449DRBT                             |  |
|             | BQ2944L9    | Yes             |       |            | 44L9    | 4.30 V | BQ2944L9DRBR                            | BQ2944L9DRBT                            |  |

(1) Example: bq2944L0DRBR is a device with the OUT latch option with a V<sub>OV</sub> threshold of 4.35 V.

Contact Texas Instruments for other V<sub>OV</sub> threshold options.

(2) For the most current package and ordering information, see the Package Addendum at the end of this document, or the TI website at www.ti.com.

(3) Large tape and reel quantity is 3,000 units.

(4) Small tape and reel quantity is 250 units.

#### THERMAL INFORMATION

|                              |                                                             | bq2944x |                |  |
|------------------------------|-------------------------------------------------------------|---------|----------------|--|
|                              | THERMAL METRIC <sup>(1)</sup>                               | DRB     | UNITS          |  |
|                              |                                                             | 8 PINS  |                |  |
| $\theta_{JA}$                | Junction-to-ambient thermal resistance <sup>(2)</sup>       | 50.5    |                |  |
| θ <sub>JC(top)</sub>         | Junction-to-case(top) thermal resistance (3)                | 25.1    |                |  |
| $\theta_{JB}$                | Junction-to-board thermal resistance (4)                    | 19.3    | 8 <b>0</b> AA/ |  |
| ΨJT                          | Junction-to-top characterization parameter <sup>(5)</sup>   | 0.7     | °C/W           |  |
| Ψјв                          | Junction-to-board characterization parameter <sup>(6)</sup> | 18.9    |                |  |
| $\theta_{\text{JC(bottom)}}$ | Junction-to-case(bottom) thermal resistance (7)             | 5.2     |                |  |

For more information about traditional and new thermal metrics, see the *IC Package Thermal Metrics* application report, SPRA953.
 The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a.

(3) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific

JEDEC-standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

(4) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.

(5) The junction-to-top characterization parameter,  $\psi_{JT}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining  $\theta_{JA}$ , using a procedure described in JESD51-2a (sections 6 and 7).

(6) The junction-to-board characterization parameter,  $\psi_{JB}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining  $\theta_{JA}$ , using a procedure described in JESD51-2a (sections 6 and 7).

(7) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

| PIN NAME | PIN NO. | DESCRIPTION                                                  |
|----------|---------|--------------------------------------------------------------|
| CD       | 6       | Connection to external capacitor for programmable delay time |
| GND      | 4       | Ground pin                                                   |
| OUT      | 8       | Output                                                       |
| VC1      | 1       | Sense voltage input for top cell                             |
| VC2      | 2       | Sense voltage input for second-to-top cell                   |
| VC3      | 3       | Sense voltage input for third-to-top cell                    |
| VC4      | 5       | Sense voltage input for fourth-to-top cell (bottom cell)     |
| VDD      | 7       | Power supply                                                 |

#### **PIN FUNCTIONS**



### FUNCTIONAL BLOCK DIAGRAM



### ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                                             |                                    | VALUE / UNITS  |
|---------------------------------------------|------------------------------------|----------------|
| Supply voltage range, $V_{MAX}$             | V <sub>DD</sub> –GND               | –0.3 to 28 V   |
|                                             | VC1–GND, VC2–GND, VC3–GND          | –0.3 to 28 V   |
| Input voltage range, V <sub>IN</sub>        | VC1-VC2, VC2-VC3, VC3-VC4, VC4-GND | –0.3 to 8 V    |
|                                             | CD-GND                             | –0.3 to 8 V    |
| Output voltage range, V <sub>OUT</sub>      | OUT-GND                            | –0.3 to 28 V   |
| Storage temperature range, T <sub>stg</sub> |                                    | –65°C to 150°C |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### **RECOMMENDED OPERATING CONDITIONS**

|                                     |                                    | MIN  | NOM | MAX | UNIT |
|-------------------------------------|------------------------------------|------|-----|-----|------|
| Supply voltage, V <sub>DD</sub>     |                                    | 4    |     | 25  | V    |
| Input voltage range                 | VC1-VC2, VC2-VC3, VC3-VC4, VC4-GND | 0    |     | 5   | V    |
| $t_{d(CD)}$ delay-time capacitance  | C <sub>CD</sub> (See Figure 7.)    |      | 0.1 |     | μF   |
| Voltage monitor filter resistance   | R <sub>IN</sub> (See Figure 7.)    | 0.1  | 1   |     | kΩ   |
| Voltage monitor filter capacitance  | C <sub>IN</sub> (See Figure 7.)    | 0.01 | 0.1 |     | μF   |
| Supply voltage filter resistance    | R <sub>VD</sub> (See Figure 7.)    | 0.1  |     | 1   | kΩ   |
| Supply voltage filter capacitance   | C <sub>VD</sub> (See Figure 7.)    |      | 0.1 |     | μF   |
| Operating ambient temperature range | -40                                |      | 110 | °C  |      |

Copyright © 2010, Texas Instruments Incorporated

Submit Documentation Feedback 3

bq29440, bq2944L0 bq29449, bq2944L9

SLUSA15B -MARCH 2010-REVISED JUNE 2010



www.ti.com

### **ELECTRICAL CHARACTERISTICS**

Typical values stated where  $T_A = 25^{\circ}C$  and  $V_{DD} = 17$  V, MIN/MAX values stated where  $T_A = -40^{\circ}C$  to  $110^{\circ}C$  and  $V_{DD} = 4$  V to 25 V (unless otherwise noted).

| PARAMETER                            |                                                  |              | TEST CONDITION                                                                                                                                    | MIN  | NOM  | MAX | UNIT           |
|--------------------------------------|--------------------------------------------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-----|----------------|
|                                      | Overvoltage bq29449<br>detection                 |              |                                                                                                                                                   |      | 4.30 |     |                |
| V <sub>PROTECT</sub>                 | detection<br>voltage                             | bq29440      |                                                                                                                                                   |      | 4.35 |     | V              |
| V <sub>HYS</sub>                     | Overvoltage d<br>hysteresis                      | etection     | For non-latch devices only                                                                                                                        | 200  | 300  | 400 | mV             |
| V <sub>OA</sub>                      | Overvoltage d<br>accuracy                        | etection     | $T_A = 25^{\circ}C$                                                                                                                               | -10  |      | 10  | mV             |
| V <sub>OA_DRIFT</sub> <sup>(1)</sup> | Overvoltage th                                   |              | $T_A = 0^{\circ}C$ to $60^{\circ}C$                                                                                                               | -0.4 |      | 0.4 | mV/°0          |
| VOA_DRIFT `                          | temperature d                                    | rift         | $T_A = -40^{\circ}C$ to $110^{\circ}C$                                                                                                            | -0.6 |      | 0.6 | IIIV/ C        |
| v                                    | Overvoltage d                                    | elay time    | $T_A = 0^{\circ}C$ to $60^{\circ}C$<br>Note: Does not include external capacitor variation                                                        | 6.5  | 8.5  | 13  | م/ <i>ب</i> ار |
| X <sub>DELAY</sub>                   | scale factor                                     |              | $T_A = -40^{\circ}$ C to 110°C<br>Note: Does not include external capacitor variation                                                             | 6.0  | 8.5  | 16  | s/µF           |
| X <sub>DELAY_CTM</sub>               | Overvoltage d<br>scale factor in<br>Test Mode    |              | See CUSTOMER TEST MODE.                                                                                                                           |      | 0.08 |     | s/µF           |
| I <sub>CD(CHG)</sub>                 | Overvoltage detection<br>charging current        |              | (See Figure 1.)                                                                                                                                   |      | 140  |     | nA             |
| I <sub>CD(DSG)</sub>                 | Overvoltage d                                    |              | (See Figure 2.)                                                                                                                                   |      | 60   |     | μA             |
| V <sub>CD</sub>                      | Overvoltage d<br>external capac<br>comparator th | citor        |                                                                                                                                                   |      | 1.2  |     | V              |
| I <sub>CC</sub>                      | Supply current                                   | t            | (VC1–VC2) = (VC2–VC3) = (VC3–VC4) = (VC4–GND) = 3.5 V<br>(See Figure 3.)                                                                          |      | 2    | 3.5 | μA             |
|                                      | UT OUT pin drive voltage                         |              | (VC1–VC2), (VC2–VC3), (VC3–VC4) and (VC4–GND) = $V_{PROTECT}MAX, V_{DD}$ = 20V, $I_{OH}$ = 0 to -10 $\mu A$                                       | 6.5  | 8.0  | 9.5 | V              |
| V <sub>OUT</sub>                     |                                                  |              | (VC1–VC2), (VC2–VC3), (VC3–VC4) and (VC4–GND) = $V_{PROTECT}MAX$ , $V_{DD}$ = 4V, $I_{OL}$ = -10 $\mu$ A, $T_A$ = 0°C to 60°C                     | 2.0  | 3.0  | 3.5 | V              |
|                                      |                                                  |              | (VC1–VC2), (VC2–VC3), (VC3–VC4) and (VC4–GND) = 4 V, $I_{OL}$ = 0 $\mu$ A                                                                         |      |      | 0.1 | V              |
| I <sub>OUT(SHORT)</sub>              | OUT short circ                                   | cuit current | OUT = 0 V, (VC1–VC2), (VC2–VC3), (VC3–VC4) or<br>(VC4–GND) > $V_{PROTECT}$ , $V_{DD}$ = 18 V                                                      |      |      | 4   | mA             |
| t <sub>r(OUT)</sub> <sup>(1)</sup>   | OUT output ris                                   | se time      | $C_L = 1 \text{ nF}, V_{DD} = 4 \text{ V to } 25 \text{ V}, V_{OH(OUT)} = 0 \text{ V to } 5 \text{ V}$                                            |      | 5    |     | μs             |
| Z <sub>O(OUT)</sub> <sup>(1)</sup>   | OUT output in                                    | pedance      |                                                                                                                                                   |      | 2    |     | kΩ             |
| . ,                                  |                                                  |              | Measured at VC1, (VC1–VC2), (VC2–VC3), (VC3–VC4) and (VC4–GND) = $3.5$ V, $T_A = 0^{\circ}$ C to $60^{\circ}$ C (See Figure 3.)                   | -0.3 |      | 1.5 | μA             |
| l <sub>in</sub>                      | Input current a                                  | at VCx pins  | Measured at VC2, VC3 or VC4, (VC1–VC2), (VC2–VC3),<br>(VC3–VC4) and (VC4–GND) = $3.5$ V,<br>$T_A = 0^{\circ}$ C to $60^{\circ}$ C (See Figure 3.) | -0.3 |      | 0.3 | μA             |

(1) Specified by design. Not 100% tested in production.

SLUSA15B -MARCH 2010-REVISED JUNE 2010



Texas

INSTRUMENTS





Figure 3. I<sub>CC</sub>, I<sub>IN</sub> Measurement

#### **APPLICATIONS INFORMATION**

#### PROTECTION (OUT) TIMING AND DELAY TIME CAPACITOR SIZING

The bq2944x uses an external capacitor to set delay timing during an overvoltage condition. When any of the cells exceed the overvoltage threshold, the bq2944x activates an internal current source of nominally 140 nA, which charges the external capacitor. When the external capacitor charges up to a voltage of nominally 1.2 V, the OUT pin transitions from a low state to a high state, by means of an internal pull-up network, to a regulated voltage of no more than 9.5 V when  $I_{OH} = 0$  mA.

Copyright © 2010, Texas Instruments Incorporated





Figure 4. Timing for Overvoltage Sensing

Sizing the external capacitor is based on the desired delay time as follows:

$$c_{CD} = \frac{t_d}{x_{DELAY}}$$

Where  $t_d$  is the desired delay time and  $x_{DELAY}$  is the overvoltage delay time scale factor, expressed in seconds per microFarad.  $x_{DELAY}$  is nominally 8.5 s/µF. For example, if a nominal delay of 3 seconds is desired, the customer should use a CCD capacitor that is 3 s / 8.5 s/µF = 0.35 µF.

The delay time is calculated as follows:

$$t_{d} = \frac{\left[1.2 \, V \times C_{CD}\right]}{I_{CD}}$$

If the cell overvoltage condition is removed before the external capacitor reaches the reference voltage, the internal current source is disabled and an internal discharge block is employed to discharge the external capacitor down to 0 V. In this instance, the OUT pin remains in a low state.

For latched versions of the bq2944x, if an overvoltage condition has caused the OUT pin to transition to a high state, the external capacitor remains charged even after the overvoltage condition has been removed. In this instance, the OUT pin remains in a high state.

For non-latched versions, the OUT pin is allowed to transition back from a high to low state when the overvoltage condition is no longer present, and the external capacitor is discharged down to 0 V.

6



## **BATTERY CONNECTION FOR 2-SERIES, 3-SERIES, AND 4-SERIES CELL CONFIGURATIONS**

Figure 5, Figure 6, and Figure 7 show the 2-series, 3-series, and 4-series cell configurations.











Figure 7. 4-Series Cell Configuration

TEXAS INSTRUMENTS

www.ti.com

#### **CELL CONNECTION SEQUENCE**

The recommended cell connection sequence begins from the bottom of the stack, as follows:

- 1. GND
- 2. VC4
- 3. VC3
- 4. VC2
- 5. VC1

While not advised, connecting the cells in a sequence other than that described above does not result in errant activity on the OUT pin. For example:

- 1. GND
- 2. VC4, VC3, VC2, or VC1
- 3. Remaining VCx pin
- 4. Remaining VCx pin
- 5. Remaining VCx pin

It is also recommended that the overvoltage delay timing capacitor,  $C_{CD}$ , be propagated before connecting the cells.

#### CUSTOMER TEST MODE

Customer Test Mode (CTM) helps to greatly reduce the overvoltage detection delay time and enable quicker customer production testing. This mode is intended for quick-pass board-level verification tests, and, as such, individual cell overvoltage levels may deviate slightly from the specifications (V<sub>PROTECT</sub>, V<sub>OA</sub>). If accurate overvoltage thresholds are to be tested, use the standard delay settings that are intended for normal use.

To enter CTM,  $V_{DD}$  should be set to approximately 9.5 V higher than VC1. When CTM is entered, the device switches from the normal overvoltage delay time scale factor,  $x_{DELAY}$ , to a significantly reduced factor,  $x_{DELAY}_{CTM}$ , thereby reducing the delay time during an overvoltage condition. The CTM overvoltage delay time is similar to the equation presented in PROTECTION (OUT) TIMING AND DELAY TIME CAPACITOR SIZING with the substitution of  $x_{DELAY}_{CTM}$  in place of  $x_{DELAY}$ :

$$t_{d_{CTM}} = C_{CD} \times x_{DELAY_{CTM}}$$

#### CAUTION

Avoid exceeding any Absolute Maximum Voltages on any pins when placing the part into Customer Test Mode. Also, avoid exceeding Absolute Maximum Voltages for the individual cell voltages (VC1–VC2), (VC2–VC3), (VC3–VC4), and (VC4–GND). Stressing the pins beyond the rated limits may cause permanent damage to the device.

To exit CTM, the device should be powered off before being powered back on.

For latched versions of the bq2944x, the external  $C_{CD}$  capacitor must be externally discharged if any overvoltage functionality is exercised during protection testing. This can be accomplished by shorting the CD pin to GND. If the  $C_{CD}$  capacitor is not explicitly discharged, a residual charge may cause the overvoltage delay time to be inaccurate.

8



## **REVISION HISTORY**

| Cł                                                                                                                                                 | Changes from Original (March 2010) to Revision A                                                       |      |  |  |  |  |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|------|--|--|--|--|--|--|
| <ul> <li>Changed V<sub>OUT</sub> first Test Condition - From: V<sub>DD</sub> = 25V To: V<sub>DD</sub> = 20V. MAX value From: 9.0 To 9.5</li> </ul> |                                                                                                        |      |  |  |  |  |  |  |
| Cł                                                                                                                                                 | hanges from Revision A (March 2010) to Revision B                                                      | Page |  |  |  |  |  |  |
| •                                                                                                                                                  | Changed the low power consumption value from 3 µA to 2 µA Typical                                      | 1    |  |  |  |  |  |  |
| •                                                                                                                                                  | Changed the Ordering Information                                                                       | 2    |  |  |  |  |  |  |
| •                                                                                                                                                  |                                                                                                        | 3    |  |  |  |  |  |  |
| •                                                                                                                                                  | Changed the Electrical Characteristics                                                                 | 4    |  |  |  |  |  |  |
| •                                                                                                                                                  | Changed the Protection (Out) Timing Section to Protection (Out) Timing and Delay Time Capacitor Sizing | 5    |  |  |  |  |  |  |
| •                                                                                                                                                  | Added the 2-series and 3-series cell configurations                                                    | 7    |  |  |  |  |  |  |
| •                                                                                                                                                  | Added the Cell Connection Sequence Section                                                             | 8    |  |  |  |  |  |  |
| •                                                                                                                                                  | Changed the Test Mode Section                                                                          | 8    |  |  |  |  |  |  |



### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup>    | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login) |
|------------------|-----------------------|--------------|--------------------|------|-------------|----------------------------|----------------------|------------------------------|-----------------------------|
| BQ29440DRBR      | ACTIVE                | SON          | DRB                | 8    | 3000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          | Request Free Samples        |
| BQ29440DRBT      | ACTIVE                | SON          | DRB                | 8    | 250         | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          | Purchase Samples            |
| BQ29449DRBR      | ACTIVE                | SON          | DRB                | 8    | 3000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          | Request Free Samples        |
| BQ29449DRBT      | ACTIVE                | SON          | DRB                | 8    | 250         | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          | Purchase Samples            |
| BQ2944L0DRBR     | ACTIVE                | SON          | DRB                | 8    | 3000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          | Request Free Samples        |
| BQ2944L0DRBT     | ACTIVE                | SON          | DRB                | 8    | 250         | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          | Purchase Samples            |
| BQ2944L9DRBR     | ACTIVE                | SON          | DRB                | 8    | 3000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          | Request Free Samples        |
| BQ2944L9DRBT     | ACTIVE                | SON          | DRB                | 8    | 250         | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          | Purchase Samples            |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.



14-Jun-2010

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nomina |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                     | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| BQ29440DRBR                | SON             | DRB                | 8 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| BQ29440DRBT                | SON             | DRB                | 8 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| BQ29449DRBR                | SON             | DRB                | 8 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| BQ29449DRBT                | SON             | DRB                | 8 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| BQ2944L0DRBR               | SON             | DRB                | 8 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| BQ2944L0DRBT               | SON             | DRB                | 8 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| BQ2944L9DRBR               | SON             | DRB                | 8 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| BQ2944L9DRBT               | SON             | DRB                | 8 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |

Texas Instruments

www.ti.com

# PACKAGE MATERIALS INFORMATION

20-Jul-2010



| *All dimensions are nominal |              |                 |      |      |             |            |             |
|-----------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| BQ29440DRBR                 | SON          | DRB             | 8    | 3000 | 346.0       | 346.0      | 29.0        |
| BQ29440DRBT                 | SON          | DRB             | 8    | 250  | 190.5       | 212.7      | 31.8        |
| BQ29449DRBR                 | SON          | DRB             | 8    | 3000 | 346.0       | 346.0      | 29.0        |
| BQ29449DRBT                 | SON          | DRB             | 8    | 250  | 190.5       | 212.7      | 31.8        |
| BQ2944L0DRBR                | SON          | DRB             | 8    | 3000 | 346.0       | 346.0      | 29.0        |
| BQ2944L0DRBT                | SON          | DRB             | 8    | 250  | 190.5       | 212.7      | 31.8        |
| BQ2944L9DRBR                | SON          | DRB             | 8    | 3000 | 346.0       | 346.0      | 29.0        |
| BQ2944L9DRBT                | SON          | DRB             | 8    | 250  | 190.5       | 212.7      | 31.8        |



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Small Outline No-Lead (SON) package configuration.

The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions.

 $\triangle$  Metalized features are supplier options and may not be on the package.



## THERMAL PAD MECHANICAL DATA

## DRB (S-PVSON-N8)

## PLASTIC SMALL OUTLINE NO-LEAD

### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

NOTE: All linear dimensions are in millimeters

Exposed Thermal Pad Dimensions



4206340-3/J 07/10



- This drawing is subject to change without notice. Β.
  - Publication IPC-7351 is recommended for alternate designs. C.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http://www.ti.com>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for solder mask tolerances.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products                    |                        | Applications                  |                                   |
|-----------------------------|------------------------|-------------------------------|-----------------------------------|
| Amplifiers                  | amplifier.ti.com       | Audio                         | www.ti.com/audio                  |
| Data Converters             | dataconverter.ti.com   | Automotive                    | www.ti.com/automotive             |
| DLP® Products               | www.dlp.com            | Communications and<br>Telecom | www.ti.com/communications         |
| DSP                         | dsp.ti.com             | Computers and<br>Peripherals  | www.ti.com/computers              |
| Clocks and Timers           | www.ti.com/clocks      | Consumer Electronics          | www.ti.com/consumer-apps          |
| Interface                   | interface.ti.com       | Energy                        | www.ti.com/energy                 |
| Logic                       | logic.ti.com           | Industrial                    | www.ti.com/industrial             |
| Power Mgmt                  | power.ti.com           | Medical                       | www.ti.com/medical                |
| Microcontrollers            | microcontroller.ti.com | Security                      | www.ti.com/security               |
| RFID                        | www.ti-rfid.com        | Space, Avionics & Defense     | www.ti.com/space-avionics-defense |
| RF/IF and ZigBee® Solutions | www.ti.com/lprf        | Video and Imaging             | www.ti.com/video                  |
|                             |                        | Wireless                      | www.ti.com/wireless-apps          |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2010, Texas Instruments Incorporated